565 lines
11 KiB
Plaintext
Executable File
565 lines
11 KiB
Plaintext
Executable File
|
|
// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
|
|
/*
|
|
* Copyright (c) 2022 Rockchip Electronics Co., Ltd.
|
|
*/
|
|
#include "rv1106-amp.dtsi"
|
|
#include "rv1106-evb.dtsi"
|
|
#include <dt-bindings/input/input.h>
|
|
#include <dt-bindings/display/media-bus-format.h>
|
|
|
|
/ {
|
|
chosen {
|
|
bootargs = "earlycon=uart8250,mmio32,0xff4c0000 console=ttyFIQ0 root=/dev/mmcblk0p7 rootwait snd_soc_core.prealloc_buffer_size_kbytes=16 coherent_pool=0";
|
|
};
|
|
|
|
backlight: backlight {
|
|
status = "okay";
|
|
compatible = "pwm-backlight";
|
|
pwms = <&pwm1 0 25000 12500>;
|
|
brightness-levels = <
|
|
0 1 2 3 4 5 6 7
|
|
8 9 10 11 12 13 14 15
|
|
16 17 18 19 20 21 22 23
|
|
24 25 26 27 28 29 30 31
|
|
32 33 34 35 36 37 38 39
|
|
40 41 42 43 44 45 46 47
|
|
48 49 50 51 52 53 54 55
|
|
56 57 58 59 60 61 62 63
|
|
64 65 66 67 68 69 70 71
|
|
72 73 74 75 76 77 78 79
|
|
80 81 82 83 84 85 86 87
|
|
88 89 90 91 92 93 94 95
|
|
96 97 98 99 100 101 102 103
|
|
104 105 106 107 108 109 110 111
|
|
112 113 114 115 116 117 118 119
|
|
120 121 122 123 124 125 126 127
|
|
128 129 130 131 132 133 134 135
|
|
136 137 138 139 140 141 142 143
|
|
144 145 146 147 148 149 150 151
|
|
152 153 154 155 156 157 158 159
|
|
160 161 162 163 164 165 166 167
|
|
168 169 170 171 172 173 174 175
|
|
176 177 178 179 180 181 182 183
|
|
184 185 186 187 188 189 190 191
|
|
192 193 194 195 196 197 198 199
|
|
200 201 202 203 204 205 206 207
|
|
208 209 210 211 212 213 214 215
|
|
216 217 218 219 220 221 222 223
|
|
224 225 226 227 228 229 230 231
|
|
232 233 234 235 236 237 238 239
|
|
240 241 242 243 244 245 246 247
|
|
248 249 250 251 252 253 254 255>;
|
|
default-brightness-level = <255>;
|
|
};
|
|
|
|
panel: panel {
|
|
compatible = "simple-panel";
|
|
backlight = <&backlight>;
|
|
//reset-gpios = <&gpio0 RK_PA1 GPIO_ACTIVE_LOW>;
|
|
//reset-delay-ms = <200>;
|
|
enable-gpios = <&gpio0 RK_PA1 GPIO_ACTIVE_HIGH>;
|
|
enable-delay-ms = <20>;
|
|
status = "okay";
|
|
|
|
bus-format = <MEDIA_BUS_FMT_RGB666_1X18>;
|
|
width-mm = <85>;
|
|
height-mm = <85>;
|
|
|
|
display-timings {
|
|
native-mode = <&timing0>;
|
|
|
|
timing0: timing0 {
|
|
clock-frequency = <16500000>;
|
|
hactive = <0>;
|
|
vactive = <0>;
|
|
hback-porch = <0>;
|
|
hfront-porch = <0>;
|
|
vback-porch = <0>;
|
|
vfront-porch = <0>;
|
|
hsync-len = <0>;
|
|
vsync-len = <0>;
|
|
hsync-active = <0>;
|
|
vsync-active = <0>;
|
|
de-active = <0>;
|
|
pixelclk-active = <0>;
|
|
};
|
|
};
|
|
|
|
port {
|
|
panel_in_rgb: endpoint {
|
|
remote-endpoint = <&rgb_out_panel>;
|
|
};
|
|
};
|
|
};
|
|
|
|
reserved-memory {
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
ranges;
|
|
drm_logo: drm-logo@00000000 {
|
|
compatible = "rockchip,drm-logo";
|
|
reg = <0x0 0x0>;
|
|
};
|
|
linux,cma {
|
|
compatible = "shared-dma-pool";
|
|
inactive;
|
|
reusable;
|
|
size = <0xA00000>;
|
|
linux,cma-default;
|
|
};
|
|
};
|
|
|
|
acodec_sound: acodec-sound {
|
|
compatible = "simple-audio-card";
|
|
simple-audio-card,name = "rv1106-acodec";
|
|
simple-audio-card,format = "i2s";
|
|
simple-audio-card,mclk-fs = <256>;
|
|
simple-audio-card,cpu {
|
|
sound-dai = <&i2s0_8ch>;
|
|
};
|
|
simple-audio-card,codec {
|
|
sound-dai = <&acodec>;
|
|
};
|
|
};
|
|
|
|
dsm_sound: dsm-sound {
|
|
status = "disabled";
|
|
compatible = "simple-audio-card";
|
|
simple-audio-card,format = "i2s";
|
|
simple-audio-card,mclk-fs = <256>;
|
|
simple-audio-card,name = "rockchip,dsm-sound";
|
|
simple-audio-card,bitclock-master = <&sndcodec>;
|
|
simple-audio-card,frame-master = <&sndcodec>;
|
|
sndcpu: simple-audio-card,cpu {
|
|
sound-dai = <&i2s0_8ch>;
|
|
};
|
|
sndcodec: simple-audio-card,codec {
|
|
sound-dai = <&dsm>;
|
|
};
|
|
};
|
|
|
|
vcc_1v8: vcc-1v8 {
|
|
compatible = "regulator-fixed";
|
|
regulator-name = "vcc_1v8";
|
|
regulator-always-on;
|
|
regulator-boot-on;
|
|
regulator-min-microvolt = <1800000>;
|
|
regulator-max-microvolt = <1800000>;
|
|
};
|
|
|
|
vcc_3v3: vcc-3v3 {
|
|
compatible = "regulator-fixed";
|
|
regulator-name = "vcc_3v3";
|
|
regulator-always-on;
|
|
regulator-boot-on;
|
|
regulator-min-microvolt = <3300000>;
|
|
regulator-max-microvolt = <3300000>;
|
|
};
|
|
|
|
vdd_arm: vdd-arm {
|
|
compatible = "regulator-fixed";
|
|
regulator-name = "vdd_arm";
|
|
regulator-min-microvolt = <900000>;
|
|
regulator-max-microvolt = <900000>;
|
|
regulator-always-on;
|
|
|
|
regulator-boot-on;
|
|
};
|
|
|
|
leds: leds {
|
|
compatible = "gpio-leds";
|
|
work_led: work{
|
|
gpios = <&gpio3 RK_PC6 GPIO_ACTIVE_HIGH>;
|
|
linux,default-trigger = "activity";
|
|
default-state = "on";
|
|
};
|
|
};
|
|
};
|
|
|
|
/***************************** audio ********************************/
|
|
&i2s0_8ch {
|
|
#sound-dai-cells = <0>;
|
|
status = "okay";
|
|
};
|
|
|
|
&acodec {
|
|
#sound-dai-cells = <0>;
|
|
pa-ctl-gpios = <&gpio3 RK_PD3 GPIO_ACTIVE_HIGH &pcfg_pull_up>;
|
|
status = "okay";
|
|
};
|
|
|
|
/************************* FIQ_DUBUGGER ****************************/
|
|
&fiq_debugger {
|
|
rockchip,irq-mode-enable = <1>;
|
|
status = "okay";
|
|
};
|
|
|
|
/***************************** USB *********************************/
|
|
&u2phy {
|
|
status = "okay";
|
|
};
|
|
|
|
&u2phy_otg {
|
|
status = "okay";
|
|
};
|
|
|
|
&usbdrd {
|
|
status = "okay";
|
|
};
|
|
|
|
&usbdrd_dwc3 {
|
|
extcon = <&u2phy>;
|
|
status = "okay";
|
|
};
|
|
|
|
/***************************** DSM *********************************/
|
|
&dsm {
|
|
status = "disabled";
|
|
};
|
|
|
|
&cpu0 {
|
|
cpu-supply = <&vdd_arm>;
|
|
};
|
|
|
|
/*************************** CSI *********************************/
|
|
&csi2_dphy_hw {
|
|
status = "okay";
|
|
};
|
|
|
|
&csi2_dphy0 {
|
|
status = "okay";
|
|
|
|
ports {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
port@0 {
|
|
reg = <0>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
csi_dphy_input0: endpoint@0 {
|
|
reg = <0>;
|
|
remote-endpoint = <&sc3336_out>;
|
|
data-lanes = <1 2>;
|
|
};
|
|
|
|
csi_dphy_input1: endpoint@1 {
|
|
reg = <1>;
|
|
remote-endpoint = <&sc4336_out>;
|
|
data-lanes = <1 2>;
|
|
};
|
|
|
|
csi_dphy_input2: endpoint@2 {
|
|
reg = <2>;
|
|
remote-endpoint = <&sc530ai_out>;
|
|
data-lanes = <1 2>;
|
|
};
|
|
};
|
|
|
|
port@1 {
|
|
reg = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
csi_dphy_output: endpoint@0 {
|
|
reg = <0>;
|
|
remote-endpoint = <&mipi_csi2_input>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
&i2c4 {
|
|
status = "okay";
|
|
clock-frequency = <400000>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&i2c4m2_xfer>;
|
|
|
|
sc3336: sc3336@30 {
|
|
compatible = "smartsens,sc3336";
|
|
status = "okay";
|
|
reg = <0x30>;
|
|
clocks = <&cru MCLK_REF_MIPI0>;
|
|
clock-names = "xvclk";
|
|
pwdn-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&mipi_refclk_out0>;
|
|
rockchip,camera-module-index = <0>;
|
|
rockchip,camera-module-facing = "back";
|
|
rockchip,camera-module-name = "CMK-OT2119-PC1";
|
|
rockchip,camera-module-lens-name = "30IRC-F16";
|
|
port {
|
|
sc3336_out: endpoint {
|
|
remote-endpoint = <&csi_dphy_input0>;
|
|
data-lanes = <1 2>;
|
|
};
|
|
};
|
|
};
|
|
|
|
sc4336: sc4336@30 {
|
|
compatible = "smartsens,sc4336";
|
|
status = "okay";
|
|
reg = <0x30>;
|
|
clocks = <&cru MCLK_REF_MIPI0>;
|
|
clock-names = "xvclk";
|
|
pwdn-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&mipi_refclk_out0>;
|
|
rockchip,camera-module-index = <0>;
|
|
rockchip,camera-module-facing = "back";
|
|
rockchip,camera-module-name = "OT01";
|
|
rockchip,camera-module-lens-name = "40IRC_F16";
|
|
port {
|
|
sc4336_out: endpoint {
|
|
remote-endpoint = <&csi_dphy_input1>;
|
|
data-lanes = <1 2>;
|
|
};
|
|
};
|
|
};
|
|
|
|
sc530ai: sc530ai@30 {
|
|
compatible = "smartsens,sc530ai";
|
|
status = "okay";
|
|
reg = <0x30>;
|
|
clocks = <&cru MCLK_REF_MIPI0>;
|
|
clock-names = "xvclk";
|
|
pwdn-gpios = <&gpio3 RK_PC5 GPIO_ACTIVE_HIGH>;
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&mipi_refclk_out0>;
|
|
rockchip,camera-module-index = <0>;
|
|
rockchip,camera-module-facing = "back";
|
|
rockchip,camera-module-name = "CMK-OT2115-PC1";
|
|
rockchip,camera-module-lens-name = "30IRC-F16";
|
|
port {
|
|
sc530ai_out: endpoint {
|
|
remote-endpoint = <&csi_dphy_input2>;
|
|
data-lanes = <1 2>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
&mipi0_csi2 {
|
|
status = "okay";
|
|
|
|
ports {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
port@0 {
|
|
reg = <0>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
mipi_csi2_input: endpoint@1 {
|
|
reg = <1>;
|
|
remote-endpoint = <&csi_dphy_output>;
|
|
};
|
|
};
|
|
|
|
port@1 {
|
|
reg = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
mipi_csi2_output: endpoint@0 {
|
|
reg = <0>;
|
|
remote-endpoint = <&cif_mipi_in>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
&rkcif {
|
|
status = "okay";
|
|
};
|
|
|
|
&rkcif_mipi_lvds {
|
|
status = "okay";
|
|
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&mipi_pins>;
|
|
port {
|
|
/* MIPI CSI-2 endpoint */
|
|
cif_mipi_in: endpoint {
|
|
remote-endpoint = <&mipi_csi2_output>;
|
|
};
|
|
};
|
|
};
|
|
|
|
&rkcif_mipi_lvds_sditf {
|
|
status = "okay";
|
|
|
|
port {
|
|
/* MIPI CSI-2 endpoint */
|
|
mipi_lvds_sditf: endpoint {
|
|
remote-endpoint = <&isp_in>;
|
|
};
|
|
};
|
|
};
|
|
|
|
&rkisp {
|
|
status = "okay";
|
|
};
|
|
|
|
&rkisp_vir0 {
|
|
status = "okay";
|
|
|
|
port@0 {
|
|
isp_in: endpoint {
|
|
remote-endpoint = <&mipi_lvds_sditf>;
|
|
};
|
|
};
|
|
};
|
|
|
|
/***************************** ADC ********************************/
|
|
&saradc {
|
|
status = "okay";
|
|
vref-supply = <&vcc_1v8>;
|
|
};
|
|
|
|
&tsadc {
|
|
status = "okay";
|
|
};
|
|
|
|
/**************************** LCD/TP ******************************/
|
|
&pwm1 {
|
|
status = "okay";
|
|
pinctrl-names = "active";
|
|
pinctrl-0 = <&pwm1m2_pins>;
|
|
};
|
|
|
|
&display_subsystem {
|
|
status = "okay";
|
|
logo-memory-region = <&drm_logo>;
|
|
};
|
|
|
|
&rgb {
|
|
status = "okay";
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&lcd_pins>;
|
|
|
|
ports {
|
|
rgb_out: port@1 {
|
|
reg = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
rgb_out_panel: endpoint@0 {
|
|
reg = <0>;
|
|
remote-endpoint = <&panel_in_rgb>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
&rgb_in_vop {
|
|
status = "okay";
|
|
};
|
|
|
|
&route_rgb {
|
|
status = "okay";
|
|
};
|
|
|
|
&vop {
|
|
status = "okay";
|
|
};
|
|
|
|
/**************************** PINCTRL ******************************/
|
|
// SPI
|
|
&spi0 {
|
|
pinctrl-0 = <&spi0m0_clk &spi0m0_miso &spi0m0_mosi &spi0m0_cs0>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
spidev@0 {
|
|
compatible = "rockchip,spidev";
|
|
spi-max-frequency = <50000000>;
|
|
reg = <0>;
|
|
};
|
|
};
|
|
|
|
// I2C
|
|
&i2c1 {
|
|
pinctrl-0 = <&i2c1m1_xfer>;
|
|
};
|
|
&i2c2 {
|
|
pinctrl-0 = <&i2c2m0_xfer>;
|
|
};
|
|
&i2c3 {
|
|
pinctrl-0 = <&i2c3m0_xfer &i2c3m1_xfer &i2c3m2_xfer>;
|
|
};
|
|
// &i2c4 {
|
|
// pinctrl-0 = <&i2c4m0_xfer &i2c4m1_xfer &i2c4m2_xfer>;
|
|
// };
|
|
|
|
// UART
|
|
&uart0 {
|
|
pinctrl-0 = <&uart0m0_xfer &uart0m1_xfer>;
|
|
};
|
|
&uart1 {
|
|
pinctrl-0 = <&uart1m1_xfer>;
|
|
};
|
|
&uart3 {
|
|
pinctrl-0 = <&uart3m0_xfer>;
|
|
};
|
|
&uart4 {
|
|
pinctrl-0 = <&uart4m0_xfer>;
|
|
};
|
|
&uart5 {
|
|
pinctrl-0 = <&uart5m1_xfer>;
|
|
};
|
|
|
|
// PWM
|
|
&pwm0 {
|
|
pinctrl-0 = <&pwm0m1_pins>;
|
|
};
|
|
&pwm2 {
|
|
pinctrl-0 = <&pwm2m1_pins &pwm2m2_pins>;
|
|
};
|
|
&pwm3 {
|
|
pinctrl-0 = <&pwm3m2_pins>;
|
|
};
|
|
&pwm4 {
|
|
pinctrl-0 = <&pwm4m0_pins &pwm4m1_pins &pwm4m2_pins>;
|
|
};
|
|
&pwm5 {
|
|
pinctrl-0 = <&pwm5m1_pins &pwm5m2_pins>;
|
|
};
|
|
&pwm6 {
|
|
pinctrl-0 = <&pwm6m1_pins &pwm6m2_pins>;
|
|
};
|
|
&pwm7 {
|
|
pinctrl-0 = <&pwm7m0_pins &pwm7m1_pins>;
|
|
};
|
|
&pwm8 {
|
|
pinctrl-0 = <&pwm8m1_pins>;
|
|
};
|
|
&pwm9 {
|
|
pinctrl-0 = <&pwm9m1_pins>;
|
|
};
|
|
&pwm10 {
|
|
pinctrl-0 = <&pwm10m1_pins &pwm10m2_pins>;
|
|
};
|
|
&pwm11 {
|
|
pinctrl-0 = <&pwm11m1_pins &pwm11m2_pins>;
|
|
};
|
|
|
|
&pinctrl {
|
|
spi0 {
|
|
spi0m0_clk: spi0m0-clk {
|
|
rockchip,pins = <1 RK_PC1 4 &pcfg_pull_none>;
|
|
};
|
|
spi0m0_mosi: spi0m0-mosi {
|
|
rockchip,pins = <1 RK_PC2 6 &pcfg_pull_none>;
|
|
};
|
|
spi0m0_miso: spi0m0-miso {
|
|
rockchip,pins = <1 RK_PC3 6 &pcfg_pull_none>;
|
|
};
|
|
spi0m0_cs0: spi0m0-cs0 {
|
|
rockchip,pins = <1 RK_PC0 4 &pcfg_pull_none>;
|
|
};
|
|
};
|
|
};
|